

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Course Name:         | Digital Design Laboratory | Semester:    | III         |
|----------------------|---------------------------|--------------|-------------|
| Date of Performance: | 04 / 10 / 2024            | Batch No:    | A1          |
| Faculty Name:        | Bharathi Narayan          | Roll No:     | 16010123012 |
| Faculty Sign & Date: |                           | Grade/Marks: | /25         |

**Experiment No: 6 Title: Shift Register** 

#### Aim and Objective of the Experiment:

To implement the SISO, SIPO, PISO, PIPO shift register using Universal IC 74194

#### COs to be achieved:

CO3: Design synchronous and asynchronous sequential circuits.

| Tools used:  |  |
|--------------|--|
| Trainer kits |  |

#### Theory:

A register is capable of shifting its binary information in one or both directions is known as shift register. The logical configuration of shift register consist of a D-Flip flop cascaded with output of one flip flop connected to input of next flip flop. All flip flops receive common clock pulses which causes the shift in the output of the flip flop. The simplest possible shift register is one that uses only flip flop. The output of a given flip flop is connected to the input of next flip flop of the register. Each clock pulse shifts the content of register one bit position to right.

The basic types of shift registers are

- Serial In Serial Out
- Serial In Parallel Out
- Parallel In Serial Out
- Parallel In Parallel Out
- Bidirectional shift registers.

Semester: III Academic Year: 2024-25



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III

Digital Design Laboratory

Academic Year: 2024-25



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





# Fig 7.2: Shift-right register.

| clk | A | В | С | D |
|-----|---|---|---|---|
| 0   | 0 | 0 | 0 | 0 |
| 1   | 1 | 0 | 0 | 0 |
| 2   | 0 | 1 | 0 | 0 |
| 3   | 1 | 0 | 1 | 0 |
| 4   | 1 | 1 | 0 | 1 |
| 5   | 0 | 1 | 1 | 0 |
| 6   | 0 | 0 | 1 | 1 |
| 7   | 0 | 0 | 0 | 1 |

Semester: III

Circuit diagram: Parallel in Parallel out

Digital Design Laboratory

Academic Year: 2024-25



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III

Digital Design Laboratory

0

0

0

Academic Year: 2024-25

0 0 0

0



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



# **Implementation Details**

#### Procedure

- 1) Locate IC 74196 on Digital trainer kit
- 2) Apply various inputs to appropriate pins as per the mode of operation with reference to the pin configuration of the IC.
- 3) Connect a pulsar switch to the clock input.
- 4) Verify the respective truth tables for different modes with reference to the truth table given in the data sheet of IC 74194.

# Post Lab Subjective/Objective type Questions:

- 1. What is a universal shift register?

  A universal shift register is a digital circuit that combines the capabilities of both serial and parallel shift registers, allowing it to perform input/output operations in both modes. It can store data and shift it towards the right or left, as well as load data in parallel.
- 2. Prepare a truth table for 3 bit SISO left shift with data 011 along with clock pulse

| clk | A | В | C |
|-----|---|---|---|
| 0   | 0 | 0 | 0 |
| 1   | 0 | 0 | 0 |
| 2   | 0 | 0 | 1 |
| 3   | 0 | 1 | 1 |
| 4   | 0 | 0 | 1 |
| 5   | 0 | 0 | 0 |

- 3. Can a shift register be used as a counter? Give any one application. Yes, a shift register can be used as a counter by configuring it in a specific way, typically as a serial-in/serial-out or parallel-in/parallel-out shift register. By using feedback from the output to the input and combining it with a clock pulse, the shift register can cycle through a predefined set of states, effectively counting in binary. A shift register can be configured as a ring counter, where a single logic high ("1") circulates through the register. It is used in sequencing applications like state machines, light chasers, and timing control in microprocessors.
- 4. How many clock pulses are required to enter a byte of data serially into an 8-bit shift register? To input data, 8 clock pulses are required and to check the output, 7 clock pulses are required.

Digital Design Laboratory Semester: III Academic Year: 2024-25



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



|   | v 1 |   |     |    |  |    |    |    |
|---|-----|---|-----|----|--|----|----|----|
|   | O   | n |     | 1  |  | 14 | 1  | 1: |
| • | "   |   | v.i | ш. |  | 14 | ,, |    |

Thus, we have studied SISO, SIPO, PISO, and PIPO shift registers, and have implemented and validated their truth tables

Signature of faculty in-charge with Date:

Digital Design Laboratory Semester: III Academic Year: 2024-25